# MCUXpresso SDK Release Notes Supporting JN5189

**Change Logs** 

## **Contents**

| croduction           | 1  |
|----------------------|----|
| iver Change Log      | 1  |
| ademarks             | 14 |
| chitectural Overview | 15 |
| odule Documentation  | 18 |

## Introduction

The MCUXpresso Software Development Kit (MCUXpresso SDK) is a collection of software enablement for NXP Microcontrollers that includes peripheral drivers, multicore support and integrated RTOS support for FreeRTOS<sup>TM</sup>. In addition to the base enablement, the MCUXpresso SDK is augmented with demo applications, driver example projects, and API documentation to help users quickly leverage the support provided by MCUXpresso SDK. The MCUXpresso SDK Web Builder is available to provide access to all MCUXpresso SDK packages. See the MCUXpresso Software Development Kit (SD-K) Release Notes (document MCUXSDKRN) in the Supported Devices section at MCUXpresso-SDK: Software Development Kit for MCUXpresso for details.

The MCUXpresso SDK is built with the following runtime software components:

- Arm<sup>®</sup> and DSP standard libraries, and CMSIS-compliant device header files which provide direct access to the peripheral registers.
- Peripheral drivers that provide stateless, high-performance, ease-of-use APIs. Communication drivers provide higher-level transactional APIs for a higher-performance option.
- RTOS wrapper driver built on top of MCUXpresso SDK peripheral drivers and leverage native RT-OS services to better comply to the RTOS cases.
- Real time operation systems (RTOS) for FreeRTOS OS.
- Stacks and middleware in source or object formats including:
  - CMSIS-DSP, a suite of common signal processing functions.
  - The MCUXpresso SDK comes complete with software examples demonstrating the usage of the peripheral drivers, RTOS wrapper drivers, middleware, and RTOSes.

All demo applications and driver examples are provided with projects for the following toolchains:

- IAR Embedded Workbench
- GNU Arm Embedded Toolchain

The peripheral drivers and RTOS driver wrappers can be used across multiple devices within the product family without modification. The configuration items for each driver are encapsulated into C language data structures. Device-specific configuration information is provided as part of the MCUXpresso SDK and need not be modified by the user. If necessary, the user is able to modify the peripheral driver and RTOS wrapper driver configuration during runtime. The driver examples demonstrate how to configure the drivers by passing the proper configuration data to the APIs. The folder structure is organized to reduce the total number of includes required to compile a project.

The rest of this document describes the API references in detail for the peripheral drivers and RT-OS wrapper drivers. For the latest version of this and other MCUXpresso SDK documents, see the mcuxpresso.nxp.com/apidoc/.

## **Driver Change Log**

## .1 ADC

The current ADC driver version is 2.3.2.

• 2.3.2

MCUXpresso SDK Release Notes Supporting JN5189, Rev. 0, 6/2020

| lightgray <b>Deliverable</b>              | Location                                                                                    |
|-------------------------------------------|---------------------------------------------------------------------------------------------|
| Demo Applications                         | <install_dir>/boards/<board_name>/demo</board_name></install_dir>                           |
|                                           | apps                                                                                        |
| Driver Examples                           | <pre><install_dir>/boards/<board_name>/driver</board_name></install_dir></pre>              |
|                                           | examples                                                                                    |
| Documentation                             | <install_dir>/docs</install_dir>                                                            |
| Middleware                                | <install_dir>/middleware</install_dir>                                                      |
| Drivers                                   | <pre><install_dir>/<device_name>/drivers/</device_name></install_dir></pre>                 |
| CMSIS Standard Arm Cortex-M Headers, math | <install_dir>/CMSIS</install_dir>                                                           |
| and DSP Libraries                         |                                                                                             |
| Device Startup and Linker                 | <pre><install_dir>/<device_name>/<toolchain>/</toolchain></device_name></install_dir></pre> |
| MCUXpresso SDK Utilities                  | <pre><install_dir>/devices/<device_name>/utilities</device_name></install_dir></pre>        |
| RTOS Kernel Code                          | <install_dir>/rtos</install_dir>                                                            |

Table .2: MCUXpresso SDK Folder Structure

- Improvements
  - \* Added delay after enabling using the ADC GPADC\_CTRL0 LDO\_POWER\_EN bit for JN5189/QN9090.
- New Features
  - \* Added support for platforms which have only one ADC sequence control/result register.
- 2.3.1
  - Bugfix:
    - \* Avoid write ADC STARTUP register in ADC\_Init().
    - \* Fix coverity zero divider error in ADC\_DoSelfCalibration().
- 2.3.0
  - Updated "ADC\_Init()""ADC\_GetChannelConversionResult()" API and "adc\_resolution\_t" structure to match QN9090.
  - Add "ADC\_EnableTemperatureSensor" API
- 2.2.1
  - Improvement:
    - \* Add a brief delay in uSec after ADC calibration start.
- 2.2.0
  - Updated "ADC\_DoSelfCalibration" API and "adc\_config\_t" structure to match LPC845
- 2.1.0
  - Renamed "ADC\_EnableShresholdCompareInterrupt" to "ADC\_EnableThresholdCompareInterrupt".
- 2.0.0
  - Initial version.

MCUXpresso SDK Release Notes Supporting JN5189, Rev. 0, 6/2020

## .2 AES

The current AES driver version is 2.0.1.

- 2.0.1
  - GCM constant time tag comparison.
- 2.0.0
  - Initial version.

## .3 COMMON

The current COMMON driver version is 2.2.0.

- 2.2.0
  - New Features
    - \* Moved SDK\_DelayAtLeastUs function from clock driver to common driver.
- 2.1.4
  - New Features
    - \* Added OTFAD into status group.
- 2.1.3
  - Bug Fixes
    - \* MISRA C-2012 issue fixed.
      - · Fixed the rule: rule-10.3.
- 2.1.2
  - Improvements
    - \* Add SUPPRESS\_FALL\_THROUGH\_WARNING() macro for the usage of suppressing fallthrough warning.
- 2.1.1
  - Bug Fixes
    - \* Deleted and optimized repeated macro.
- 2.1.0
  - New Features
    - \* Added IRQ operation for XCC toolchain.
    - \* Added group IDs for newly supported drivers.
- 2.0.2
  - Bug Fixes
    - \* MISRA C-2012 issue fixed.
      - · Fixed the rule: rule-10.4.
- 2.0.1
  - Improvements
    - \* Removed the implementation of LPC8XX Enable/DisableDeepSleepIRQ() function.
    - \* Added new feature macro switch "FSL\_FEATURE\_HAS\_NO\_NONCACHEABLE\_S-ECTION" for specific SoCs which have no noncacheable sections, that helps avoid an unnecessary complex in link file and the startup file.
    - \* Updated the align(x) to **attribute**(aligned(x)) to support MDK v6 armclang compiler.

MCUXpresso SDK Release Notes Supporting JN5189, Rev. 0, 6/2020

- 2.0.0
  - Initial version.

#### .4 CTIMER

The current CTimer driver version is 2.1.0.

- 2.1.0
  - Improvements
    - $* \ Added \ the \ CTIMER\_GetOutputMatchStatus() \ API \ Interface.$
    - \* Added feature macro for FSL\_FEATURE\_CTIMER\_HAS\_NO\_CCR\_CAP2 and FSL\_FEATURE\_CTIMER\_HAS\_NO\_IR\_CR2INT.
- 2.0.3
  - Bug Fixes
    - \* MISRA C-2012 issue fixed: rule 10.3, 10.4, 10.6, 10.7 and 11.9.
- 2.0.2
  - Add new API "CTIMER\_GetTimerCountValue" to get the current timer count value.
  - Add control macro to enable/disable the RESET and CLOCK code in current driver.
  - Add new feature macro to update the API of ctimer driver for lpc8n04.
- 2.0.1
  - API Interface Change Added CTIMER\_SetupPwmPeriod and CTIMER\_UpdatePwmPulse-Period API. These two APIs can set up the right PWM with high resolution.
- 2.0.0
  - Initial version.

#### .5 DMA

The current DMA driver version is 2.4.0.

- 2.4.0
- Improvements:
  - Added new apis DMA\_LoadChannelDescriptor/DMA\_ChannelIsBusy to support polling transfer case.
- 2.3.0
  - Bug fix:
    - \* Remove DMA\_HandleIRQ prototype definition from header file.
    - \* Add DMA\_IRQHandle prototype definition in header file.
- 2.2.5
  - Improvement:
    - \* Add new api DMA\_SetupChannelDescriptor to support configure wrap descriptor.
    - \* Add wrap support in function DMA\_SubmitChannelTransfer.
- 2.2.4
  - Bug fix:
    - \* Fix the macro DMA\_CHANNEL\_CFER use wrong parameter to calculate DSTINC issue.

MCUXpresso SDK Release Notes Supporting JN5189, Rev. 0, 6/2020

- 2.2.3
  - Bug fix:
    - \* Improve DMA driver Deinit function for correct logic order.
  - Improvement:
    - \* Add api DMA\_SubmitChannelTransferParameter to support create head descriptor directly.
    - \* Add api DMA\_SubmitChannelDescriptor to support ping pong transfer.
    - \* Add macro DMA\_ALLOCATE\_HEAD\_DESCRIPTOR/DMA\_ALLOCATE\_LINK\_D-ESCRIPTOR to simplify dma descriptor allocation.
- 2.2.2
  - Bug fix:
    - \* Do not use software trigger when hardware trigger is enabled.
- 2.2.1
  - Bug fix:
    - \* Fix coverity issue.
- 2.2.0
  - Improvement:
    - \* Change api DMA\_SetupDMADescriptor to non-static.
    - \* Mark below api as deprecated. DMA\_PrepareTransfer. DMA\_Submit transfer.
    - \* Added below new api: DMA\_SetChannelConfig. DMA\_PrepareChannelTransfer. DM-A\_InstallDescriptorMemory. DMA\_SubmitChannelTransfer. DMA\_SetChannelConfig-Valid. DMA\_DoChannelSoftwareTrigger. DMA\_LoadChannelTransferConfig.
- 2.0.1
  - Improvement:
    - \* Add volatile for dma descriptor member xfercfg to avoid optimization.
- 2.0.0
  - Initial version.

#### .6 DMIC

The current DMIC driver version is 2.1.1.

- 2.1.1
  - Add feature FSL\_FEATURE\_DMIC\_HAS\_NO\_IOCFG for IOCFG register.
- 2.1.0
  - New feature
    - \* Add api DMIC\_EnbleChannelInterrupt/DMIC\_EnbleChannelDma to replace api DMIC-SetOperationMode.
    - \* Add api DMIC\_SetIOCFG and mark DMIC\_ConfigIO as deprecated.
    - \* Add api DMIC\_EnableChannelSignExtend to support sign extend feature.
- 2.0.5
  - Improvment
    - \* Change some parameters value of DMIC\_FifoChannel API, such as enable,resetn,trig\_level.this is not possible for current code logic.so improve DMIC\_FifoChannel logic and

#### MCUXpresso SDK Release Notes Supporting JN5189, Rev. 0, 6/2020

fix incorrect math logic.

- 2.0.4
  - Bugfix
    - \* Fix DMIC DMA driver(ver2.0.3) not support call DMIC\_TransferReceiveDMA in DMA callback which is supported before 2.0.3, but call DMIC\_TransferReceiveDMA in callback is not recommanded.
- 2.0.3
  - New feature
    - \* Support linked transfer in dmic dma driver.
    - \* Add new api DMIC\_EnableChannelFifo/DMIC\_DoFifoReset/DMIC\_InstallDMA-Descriptor.
- 2.0.2
  - New feature
    - \* Support more channel in driver.
- 2.0.1
  - Add control macro to enable/disable the RESET and CLOCK code in current driver.
- 2.0.0
  - Initial version.

## .7 FLASH

Current Flash driver version is 2.0.0

- 2.0.0
  - Initial version.

## .8 FLEXCOMM

The current FLEXCOMM driver version is 2.0.1.

- 2.0.2
  - Fix typo in FLEXCOMM15\_DriverIRQHandler().
  - Add instance calculation in FLEXCOMM16\_DriverIRQHandler() to align with Flexcomm 14 and 15.
- 2.0.1
  - Adding more IRQHandler code in drivers to adapt the new devices.
- 2.0.0
  - Initial version.

#### .9 I2C

The current I2C driver version is 2.0.6.

MCUXpresso SDK Release Notes Supporting JN5189, Rev. 0, 6/2020

- 2.0.6
  - New Features
    - \* Added master timeout self-recovery support for feature FSL\_FEATURE\_I2C\_TIMEOU-T\_RECOVERY.
- 2.0.5
  - Bug fixes:
    - \* Fix wrong assignment for datasize in I2C\_InitTransferStateMachineDMA.
    - \* Fix wrong working flow in I2C\_RunTransferStateMachineDMA to ensure master can work in no start flag and no stop flag mode.
    - \* Fix wrong working flow in I2C\_RunTransferStateMachine and add kReceiveDataBegin-State in \_i2c\_transfer\_states to ensure master can work in no start flag and no stop flag mode.
    - \* Fix wrong handle state in I2C\_MasterTransferDMAHandleIRQ. After all the data has been transfered or nak is returned, handle state should change to idle.
- 2.0.4
  - Improvements:
    - \* Updated the I2C\_WATI\_TIMEOUT macro to unified name I2C\_RETRY\_TIMES
    - \* Update the "I2C\_MasterSetBaudRate" API to support baudrate configuration for feature ON9090.
  - Bug fixes:
    - \* Fix build warnning caused by uninitialized variable.
    - \* Fix coverity issue of unchecked return value in I2C\_RTOS\_Transfer.
- 2.0.3
  - Unify component full name to FLEXCOMM I2C(DMA/FREERTOS) Driver
- 2.0.2
  - Improvements: In slave IRQ:
    - 1. Changed slave receive process to first set the I2C\_SLVCTL\_SLVCONTINUE\_MASK to ack the received data, then do data receive.
    - 2. Improved slave transmit process to set the I2C\_SLVCTL\_SLVCONTINUE\_MASK immediately after write the data.
- 2.0.1
  - Improvements:
    - \* Added I2C\_WATI\_TIMEOUT macro to allow user to specify the timeout times for waiting flags in functional API and blocking transfer API.
- 2.0.0
  - Initial version.

#### .10 I2S

The current I2S driver version is 2.1.0.

• 2.1.0

**NXP Semiconductors** 

- Improvement:
  - \* Add feature for the FLEXCOMM which support I2S and has interconnection with DMIC.

- \* Use feature to control PDMDATA instead of I2S CFG1 PDMDATA.
- \* Add member bytesPerFrame in i2s\_dma\_handle\_t, used for dma transfer width configure instead of use sizeof(uint32\_t) hardcode.
- \* Use the macro provide by DMA driver to define the I2S dma descriptor.
- Bug Fix:
  - \* Fix i2s dma driver always generate duplicate callback.
- 2.0.3
  - Add feature to remove configuration for second channel on lpc51u68.
- 2.0.2
  - Add ENABLE IRQ handle after register i2s interrupt handle
- 2.0.1
  - Unify component full name to FLEXCOMM I2S(DMA) Driver
- 2.0.0
  - Initial version.

#### .11 SPI

The current SPI driver version is 2.0.5.

- 2.0.5
  - Bug Fixes
    - \* Fixed Coverity issue of incrementing null pointer in SPI\_TransferHandleIRQInternal.
- 2.0.4
  - Bug Fixes
    - \* Fixed the bug of using read only mode in DMA transfer. In DMA transfer mode, if transfer->txData is NULL, code attempts to read data from the address of 0x0 for configuring the last frame.
    - \* Fixed wrong assignment of handle->state. During transfer handle->state should be kSP-I\_Busy rather than kStatus\_SPI\_Busy.
  - Improvements
    - \* Rounded up the calculated divider value in SPI MasterSetBaud.
  - New Features
    - \* Modified the definition of SPI\_SSELPOL\_MASK to support the socs that have only 3 SSEL pins.
- 2.0.3
  - Add "SPI\_FIFO\_DEPTH(base)" more definition.
- 2.0.2
  - Unify component full name to FLEXCOMM SPI(DMA/FREERTOS) Driver
- 2.0.1
  - Changed the data buffer from uint32\_t to uint8\_t which matches the real applications for SPI DMA driver.
- Added dummy data setup API to allow users to configure the dummy data to be transferred.
  - Added new APIs for half-duplex transfer function, users can send and receive data by one
     API in polling/interrupt/DMA way, and users can choose either transmit first or receivefirst.

MCUXpresso SDK Release Notes Supporting JN5189, Rev. 0, 6/2020

Besides, the PCS pin can be configured as assert status in transimission (between transmit and receive) by setting the isPcsAssertInTransfer to true.

- 2.0.0
  - Initial version.

#### .12 USART

- The current USART driver version is 2.1.0.
- 2.1.0
  - New feature:
    - \* Adding features to allow users configure the USART to synchronous transfer(master and slave) mode.
  - Bug fix:
    - \* Modified USART\_SetBaudRate to get more acurate configuration.
- 2.0.3
  - New feature:
    - \* Add new API to allow users enable the CTS which determines whether CTS is used for flow control.
- 2.0.2
  - Bug Fix:
    - \* Fix the bug of transfer abort APIs can not disable the interrupts, the FIFOINTENSE-T register should not be used to disable the insterrupts, using FIFOINTENCLR register instead.
- 2.0.1
  - Unify component full name to FLEXCOMM USART(DMA/FREERTOS) Driver
- 2.0.0
  - Initial version.

#### .13 FMEAS

The current FMEAS driver version is 2.1.1.

- 2.1.1
  - Add a "FMEAS\_StartMeasureWithScale" API to support qn9090.
- 2.1.0
  - "FMEAS\_GetFrequency", "FMEAS\_StartMeasure", "FMEAS\_IsMeasureComplete" API and add definition to match ASYNC SYSCON.
- 2.0.0
  - Initial version ported from LPCOpen.

## .14 GINT

The current GINT driver version is 2.0.01.

- 2.0.1
  - Add control macro to enable/disable the RESET and CLOCK code in current driver.
- 2.0.0
  - Initial version.

## .15 GPIO

The current GPIO driver version is 2.1.3.

- 2.1.4
  - Add API GPIO\_PortGetInterruptStatus to retrieve interrupt status for whole port
  - Correct typo in header file
- 2.1.3:
  - Update "GPIO\_PinInit" API. if it have DIRCLR and DIRSET registers, using them set 1 or clean 0.
- 2.1.2:
  - Remove deprecated APIs.
- 2.1.1:
  - API interface changes:
    - \* Refined naming of API while keep all original APIs, marking them as deprecated. Original API will be removed in next release. The mainin change is update API with prefix of \_-PinXXX() and PorortXXX
- 2.1.0
  - Added GPIO initialize API.
- 2.0.0
  - Initial version.

#### .16 INPUTMUX

The current INPUTMUX driver version is 2.0.1.

- 2.0.1
  - Support channel mux setting in INPUTMUX\_EnableSignal().
- 2.0.0
  - Initial version.

#### .17 IOCON

Current IOCON driver version is 2.0.0

MCUXpresso SDK Release Notes Supporting JN5189, Rev. 0, 6/2020

- 2.0.0
  - Initial version.

## .18 IRM

Current Infra-Red Modulator driver version is 2.0.0

- 2.0.0
  - Initial version.

## .19 PINT

The current PINT driver version is 2.1.3.

- 2.1.3
  - Bug fix:
    - \* Updated PINT\_PinInterruptClrStatus to clear PINT interrupt status when the bit is asserted and check whether was triggered by edge-sensitive mode.
    - \* Write 1 to IST corresponding bit will clear interrupt status only in edge-sensitive mode and will switch the active level for this pin in level-sensitive mode.
    - \* Fix MISRA c-2012 rule 10.1, rule 10.6, rule 10.7.
    - \* Add FSL\_FEATURE\_SECPINT\_NUMBER\_OF\_CONNECTED\_OUTPUTS to distinguish IRQ relevant array definitions for SECPINT/PINT on lpc55s69 board.
    - \* Fix PINT driver c++ build error and remove index offset operation.
- 2.1.2
  - Improvement:
    - \* Improve the way of initialization for SECPINT/PINT in PINT\_Init API.
- 2.1.1
  - Inprovement
    - \* Enable secure pint interrupt and add secure interrupt handle.
- 2.1.0
  - Add PINT\_EnableCallbackByIndex/PINT\_DisableCallbackByIndex APIs to enable/disable callback by index.
- 2.0.2
  - Add control macro to enable/disable the RESET and CLOCK code in current driver.
- 2.0.1
  - Bug fix:
    - \* Updated PINT driver to clear interrupt only in Edge sensitive.
- 2.0.0
  - Initial version.

#### .20 PWM

Current PWM driver version is 2.0.0

- 2.0.0
  - Initial version.

## .21 RNG

Current RNG driver version is 2.0.0

- 2.0.0
  - Initial version.

#### .22 RTC

The current RTC driver version is 2.0.0.

- 2.0.0
  - Initial version.

## .23 SPI Flash Interface

The current SPIFI driver version is 2.0.2.

- 2.0.2
  - Fixed the set command function issue. After the command set, there is no wait for the CMD flag, as it may be cleared by CS deassert.
- 2.0.1
  - Added API to read/write 1/2 Bytes data from/to SPIFI. This interface are useful for flash command, which only needs 1/2 Bytes data. The previous driver needed users to make sure the minimum length should be 4, which may have issues in some flash commands.
- 2.0.0
  - Initial version.

#### .24 WWDT

The current WWDT driver version is 2.1.6.

• 2.1.6

- Bug Fixes
  - \* Fixed the issue that the watchdog reset event affected the system from PMC.

- \* Fixed the issue of setting watchdog WDPROTECT field without considering the backwards compatibility.
- \* Fixed the issue of clearing bit fields by mistake in the function of WWDT\_ClearStatus-Flags.
- 2.1.5
  - Bug Fixes
    - \* deprecated a unusable API in WWWDT driver.
      - · WWDT Disable
- 2.1.4
  - Bug Fixes
    - \* Fixed violation of the MISRA C-2012 rules Rule 10.1, 10.3, 10.4 and 11.9.
    - \* Fixed the issue of the inseparable process interrupted by other interrupt source.
      - · WWDT\_Init
- 2.1.3
  - Bug Fixes
    - \* Fixed legacy issue when initializing the MOD register.
- 2.1.2
  - Improvements
    - \* Updated the "WWDT\_ClearStatusFlags" API and "WWDT\_GetStatusFlags" API to match QN9090. WDTOF is not set in case of WD reset. Get info from PMC instead.
- 2.1.1
  - New Features
    - \* Added new feature definition macro for devices which have no LCOK control bit in MOD register.
    - \* Implemented delay/retry in WWDT driver.
- 2.1.0
  - Improvements
    - \* Added new parameter in configuration when initializing WWDT module. This parameter, which must be set, allows the user to deliver the WWDT clock frequency.
- 2.0.0
  - Initial version.

#### .25 CMP

Current Cmp driver version is 2.0.1

- 2.0.1
  - Add get INTSTAT register status function.
- 2.0.0
  - Initial version.

## .26 SHA

The current SHA driver version is 2.1.0.

- 2.1.0
  - Update "sha\_ldm\_stm\_16\_words" "sha\_one\_block" API to match QN9090. QN9090 have no ALIAS register.
  - Add "SHA\_ClkInit" "SHA\_ClkInit"
- 2.0.0
  - Initial version.

#### .27 NTAG

Current NTAG driver version is 2.0.0

- 2.0.0
  - Initial version.

## **Trademarks**

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

How to Reach Us:

Home Page: nxp.com

Web Support: nxp.com/support

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: http://www.nxp.com/SalesTermsandConditions.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4M-OBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHM-OS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUI-

CC, Processor Expert, QorIQ, QorIQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. AMBA, Arm, Arm7, Arm7TD-MI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, Dynam-IQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, Vision, Versatile are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2019 NXP B.V.

#### **Architectural Overview**

This chapter provides the architectural overview for the MCUXpresso Software Development Kit (MCUXpresso SDK). It describes each layer within the architecture and its associated components.

#### Overview

The MCUXpresso SDK architecture consists of five key components listed below.

- 1. The Arm Cortex Microcontroller Software Interface Standard (CMSIS) CORE compliance device-specific header files, SOC Header, and CMSIS math/DSP libraries.
- 2. Peripheral Drivers
- 3. Real-time Operating Systems (RTOS)
- 4. Stacks and Middleware that integrate with the MCUXpresso SDK
- 5. Demo Applications based on the MCUXpresso SDK



Figure .1: MCUXpresso SDK Block Diagram

#### MCU header files

Each supported MCU device in the MCUXpresso SDK has an overall System-on Chip (SoC) memory-mapped header file. This header file contains the memory map and register base address for each peripheral and the IRQ vector table with associated vector numbers. The overall SoC header file provides access to the peripheral registers through pointers and predefined bit masks. In addition to the overall SoC memory-mapped header file, the MCUXpresso SDK includes a feature header file for each device. The feature header file allows NXP to deliver a single software driver for a given peripheral. The feature file ensures that the driver is properly compiled for the target SOC.

#### **CMSIS Support**

Along with the SoC header files and peripheral extension header files, the MCUXpresso SDK also includes common CMSIS header files for the Arm Cortex-M core and the math and DSP libraries from the latest CMSIS release. The CMSIS DSP library source code is also included for reference.

## **MCUXpresso SDK Peripheral Drivers**

The MCUXpresso SDK peripheral drivers mainly consist of low-level functional APIs for the MCU product family on-chip peripherals and also of high-level transactional APIs for some bus drivers/DM-A driver/eDMA driver to quickly enable the peripherals and perform transfers.

All MCUXpresso SDK peripheral drivers only depend on the CMSIS headers, device feature files, fsl\_common.h, and fsl\_clock.h files so that users can easily pull selected drivers and their dependencies into projects. With the exception of the clock/power-relevant peripherals, each peripheral has its own driver.

MCUXpresso SDK Release Notes Supporting JN5189, Rev. 0, 6/2020

Peripheral drivers handle the peripheral clock gating/ungating inside the drivers during initialization and deinitialization respectively.

Low-level functional APIs provide common peripheral functionality, abstracting the hardware peripheral register accesses into a set of stateless basic functional operations. These APIs primarily focus on the control, configuration, and function of basic peripheral operations. The APIs hide the register access details and various MCU peripheral instantiation differences so that the application can be abstracted from the low-level hardware details. The API prototypes are intentionally similar to help ensure easy portability across supported MCUXpresso SDK devices.

Transactional APIs provide a quick method for customers to utilize higher-level functionality of the peripherals. The transactional APIs utilize interrupts and perform asynchronous operations without user intervention. Transactional APIs operate on high-level logic that requires data storage for internal operation context handling. However, the Peripheral Drivers do not allocate this memory space. Rather, the user passes in the memory to the driver for internal driver operation. Transactional APIs ensure the NVIC is enabled properly inside the drivers. The transactional APIs do not meet all customer needs, but provide a baseline for development of custom user APIs.

Note that the transactional drivers never disable an NVIC after use. This is due to the shared nature of interrupt vectors on devices. It is up to the user to ensure that NVIC interrupts are properly disabled after usage is complete.

#### **Interrupt handling for transactional APIs**

A double weak mechanism is introduced for drivers with transactional API. The double weak indicates two levels of weak vector entries. See the examples below:

```
PUBWEAK SPI0_IRQHandler
PUBWEAK SPI0_DriverIRQHandler
SPI0_IRQHandler
LDR R0, =SPI0_DriverIRQHandler
BX R0
```

The first level of the weak implementation are the functions defined in the vector table. In the devices/<-DEVICE\_NAME>/<TOOLCHAIN>/startup\_<DEVICE\_NAME>.s/.S file, the implementation of the first layer weak function calls the second layer of weak function. The implementation of the second layer weak function (ex. SPI0\_DriverIRQHandler) jumps to itself (B). The MCUXpresso SDK drivers with transactional APIs provide the reimplementation of the second layer function inside of the peripheral driver. If the MCUXpresso SDK drivers with transactional APIs are linked into the image, the SPI0\_DriverIRQHandler is replaced with the function implemented in the MCUXpresso SDK SPI driver.

The reason for implementing the double weak functions is to provide a better user experience when using the transactional APIs. For drivers with a transactional function, call the transactional APIs and the drivers complete the interrupt-driven flow. Users are not required to redefine the vector entries out of the box. At the same time, if users are not satisfied by the second layer weak function implemented in the MCU-Xpresso SDK drivers, users can redefine the first layer weak function and implement their own interrupt handler functions to suit their implementation.

The limitation of the double weak mechanism is that it cannot be used for peripherals that share the same vector entry. For this use case, redefine the first layer weak function to enable the desired peripheral

MCUXpresso SDK Release Notes Supporting JN5189, Rev. 0, 6/2020

interrupt functionality. For example, if the MCU's UART0 and UART1 share the same vector entry, redefine the UART0 UART1 IRQHandler according to the use case requirements.

#### **Feature Header Files**

The peripheral drivers are designed to be reusable regardless of the peripheral functional differences from one MCU device to another. An overall Peripheral Feature Header File is provided for the MCUXpresso SDK-supported MCU device to define the features or configuration differences for each sub-family device.

## **Application**

See the Getting Started with MCUXpresso SDK document (MCUXSDKGSUG).

## **Module Documentation**

#### Clock: Clock driver .1

The MCUXpresso SDK provides a clock driver for MCUXpresso SDK devices.

## .1.1 Function groups

Clock driver provides these functions:

- Functions to obtain frequency of specified clock
- Functions to configure the clock selection muxes.
- Functions to setup peripheral clock dividers
- Functions to enable specific AHB clock channel

## **SYSCON Clock frequency functions**

SYSCON clock module provides clocks, such as ADCCLK, DMICCLK, FXCOMCLK, WDTOSC, R-TCOSC and SYSPLL. The functions CLOCK\_EnableClock() and CLOCK\_DisableClock() enables and disables the various clocks. The SYSCON clock driver provides functions to get the frequency of clocks, such as CLOCK\_GetFreq(),

#### **SYSCON clock Selection Muxes**

The SYSCON clock driver provides the function to configure the clock selected. The function CLOCK\_-AttachClk() is implemented for this. The function selects the clock source for a particular peripheral like MAINCLK, DMIC, FLEXCOMM, USB, ADC and PLL.

## **SYSCON clock dividers**

The SYSCON clock module provides the function to setup the peripheral clock dividers. The function CLOCK\_SetClkDiv() configures the CLKDIV registers for various periperals like USB, DMIC, I2S, SYSTICK, AHB, ADC and also for CLKOUT and TRACE functions.

MCUXpresso SDK Release Notes Supporting JN5189, Rev. 0, 6/2020

## **Power: Power driver**

The MCUXpresso SDK provides a power driver for the MCUXpresso SDK devices.

#### Function description .2.1

Power driver and library provides these functions:

- Functions to enable and disable power to different peripherals
- Functions to obtain power down config structure with default parameters
- Functions to determine cause of reset
- Functions to get power Library API to return the library version.

#### Power enable and disable

Power driver provides two API's POWER\_EnablePD() and POWER\_DisablePD() to enable or disable the PDRUNCFG bits in SYSCON The PDRUNCFG has an inverted logic i.e. the peripheral is powered on when the bit is cleared and powered off when bit is set. So the API POWER DisablePD() is used to power on a peripheral and POWER\_EnablePD() is used to power off a peripheral. The API's take a parameter of type pd\_bit\_t which organizes the PDRUNCFG bits. The driver also provides two separate API's to power down and power up Flash, POWER\_PowerDownFlash() and POWER\_PowerUpFlash()

How to Reach Us:

Home Page:

nxp.com

Web Support:

nxp.com/support

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address:

nxp.com/SalesTermsandConditions.

While NXP has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, Freescale, the Freescale logo, Kinetis, Processor Expert, and Tower are trademarks of NXP B.V. All other product or service names are the property of their respective owners. Arm, Cortex, Keil, Mbed, Mbed Enabled, and Vision are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2018 NXP B.V.